Sciweavers

DSD
2002
IEEE

A Design for a Low-Power Digital Matched Filter Applicable to W-CDMA

14 years 5 months ago
A Design for a Low-Power Digital Matched Filter Applicable to W-CDMA
This paper presents a design for a low-power digital matched filter (DMF) applicable to Wideband-Code Division Multiple Access (W-CDMA), which is a Direct-Sequence Spread-Spectrum (DS-SS) communication system. The proposed architectural approach to reducing the power consumption focuses on the reception registers and the correlation-calculating unit (CCU), which dissipate the majority of the power in a DMF. The main features are asynchronous latch clock generation for the reception registers, parallelism of the correlation calculation operations and bit manipulation for chipcorrelation operations. A DMF is designed in compliance with the W-CDMA specifications incorporating the proposed techniques, and its properties are evaluated by computer simulations at the gate level using 0.18-µm CMOS standard cell array technology. The results of the simulations show a power consumption of 9.3 mW
Shoji Goto, Takashi Yamada, Norihisa Takayarna, Yo
Added 14 Jul 2010
Updated 14 Jul 2010
Type Conference
Year 2002
Where DSD
Authors Shoji Goto, Takashi Yamada, Norihisa Takayarna, Yoshifumi Matsushita, Yasoo Harada, Hiroto Yasuura
Comments (0)