Sciweavers

PDP
2010
IEEE

Energy-Efficient Hardware Prefetching for CMPs Using Heterogeneous Interconnects

14 years 4 months ago
Energy-Efficient Hardware Prefetching for CMPs Using Heterogeneous Interconnects
In the last years high performance processor designs have evolved toward Chip-Multiprocessor (CMP) architectures that implement multiple processing cores on a single die. As the number of cores inside a CMP increases, the on-chip interconnection network will have significant impact on both overall performance and power consumption as previous studies have shown. On the other hand, CMP designs are likely to be equipped with latency hiding techniques like hardware prefetching in order to reduce the negative impact on performance that, otherwise, high cache miss rates would lead to. Unfortunately, the extra number of network messages that prefetching entails can drastically increase the amount of power consumed in the interconnect. In this work, we show how to reduce the impact of prefetching techniques in terms of power (and energy) consumption in the context of tiled CMPs. Our proposal is based on the fact that the wires used in the on-chip interconnection network can be designed with v...
Antonio Flores, Juan L. Aragón, Manuel E. A
Added 02 Aug 2010
Updated 02 Aug 2010
Type Conference
Year 2010
Where PDP
Authors Antonio Flores, Juan L. Aragón, Manuel E. Acacio
Comments (0)