Sciweavers

ICC
2007
IEEE

An FPGA-based MVDR Beamformer Using Dichotomous Coordinate Descent Iterations

14 years 6 months ago
An FPGA-based MVDR Beamformer Using Dichotomous Coordinate Descent Iterations
— The FPGA design of an adaptive antenna array beamformer is presented. The complex-valued array weights are calculated using the MVDR algorithm whose implementation is based on dichotomous coordinate descent (DCD) iterations. The DCD algorithm allows the multiplication-free solution of the normal equations, resulting in an area-efficient FPGA design that requires approximately 400 slices for the DCD core. Antenna beampatterns obtained from weights calculated in the fixed-point FPGA platform are compared with those of a floating-point simulation. The comparison shows good match of the results for linear arrays of as large as 64 elements. For a 64-element array, the proposed design could provide a weight update rate as high as 28kHz. Keywords— MVDR, FPGA, Dichotomous Coordinate Descent, Antenna array
Jie Liu, Ben Weaver, Yuriy V. Zakharov, George Whi
Added 02 Jun 2010
Updated 02 Jun 2010
Type Conference
Year 2007
Where ICC
Authors Jie Liu, Ben Weaver, Yuriy V. Zakharov, George White
Comments (0)