Sciweavers

IJCNN
2007
IEEE

Implementation of multi-layer leaky integrator networks on a cellular processor array

14 years 6 months ago
Implementation of multi-layer leaky integrator networks on a cellular processor array
- We present an application of a massively parallel processor array VLSI circuit to the implementation of neural networks in complex architectural arrangements. The work was motivated by existing biologically plausible models of a set of sub-cortical nuclei - the basal ganglia. The model includes 5 layers, each consisting of 16384 leaky integrator neurons, with inter-layer synaptic weights forming various one-to-one and diffuse connectivity patterns. The architecture of the SIMD processor array allows all the neurons per layer to be updated simultaneously. The performance of the processor array chip in simulating the model is compared with the original model being executed on a computer workstation. It is demonstrated that in this application the chip outperforms the workstation by five orders of magnitude in terms of computational performance and seven orders of magnitude in terms of energy efficiency, providing a high-speed, low-power, compact hardware platform for possible embedded ...
David R. W. Barr, Piotr Dudek, Jonathan M. Chamber
Added 03 Jun 2010
Updated 03 Jun 2010
Type Conference
Year 2007
Where IJCNN
Authors David R. W. Barr, Piotr Dudek, Jonathan M. Chambers, Kevin N. Gurney
Comments (0)