Sciweavers

VLSI
2010
Springer

Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs

13 years 6 months ago
Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs
A novel Capacitor array structure for Successive Approximation Register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-tomedium-resolution SAR ADC. The static linearity performance, namely the INL and DNL, of the proposed structure is theoretically analyzed and behavioral simulations are performed to demonstrate its effectiveness. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90%, as compared to the binary-weighted splitting capacitor array structure.
Yan Zhu, U. Fat Chio, He Gong Wei, Sai-Weng Sin, S
Added 23 May 2011
Updated 23 May 2011
Type Journal
Year 2010
Where VLSI
Authors Yan Zhu, U. Fat Chio, He Gong Wei, Sai-Weng Sin, Seng Pan U., Rui Paulo Martins
Comments (0)