Sciweavers

PATMOS
2005
Springer

Power - Performance Optimization for Custom Digital Circuits

14 years 6 months ago
Power - Performance Optimization for Custom Digital Circuits
This paper presents a modular optimization framework for custom digital circuits in the power – performance space. The method uses a static timer and a nonlinear optimizer to maximize the performance of digital circuits within a limited power budget by tuning various variables such as gate sizes, supply, and threshold voltages. It can employ different models to characterize the components. Analytical models usually lead to convex optimization problems where the optimality of the results is guaranteed. Tabulated models or an arbitrary timing signoff tool can be used if better accuracy is desired and although the optimality of the results cannot be guaranteed, it can be verified against a near-optimality boundary. The optimization examples are presented on 64-bit carry-lookahead adders. By achieving the power optimality of the underlying circuit fabric, this framework can be used by logic designers and system architects to make optimal decisions at the microarchitecture level.
Radu Zlatanovici, Borivoje Nikolic
Added 28 Jun 2010
Updated 28 Jun 2010
Type Conference
Year 2005
Where PATMOS
Authors Radu Zlatanovici, Borivoje Nikolic
Comments (0)