Sciweavers

ASYNC
1998
IEEE

Towards Asynchronous A-D Conversion

14 years 4 months ago
Towards Asynchronous A-D Conversion
Analogue to digital (A-D) converters with a xed conversion time are subject to errors due to metastability. These errors will occur in all converter designs with a bounded time for decisions, and are potentially severe. We estimate the frequency of these errors in a successive approximation converter, and compare the results with asynchronous designs using both a fully speed-independent, and a bundled data approach. It is shown that an asynchronous converter is more reliable than its synchronous counterpart, and that the bundled data design is also faster, on average, than the synchronous design. We also demonstrate tradeo s involved in asynchronous converter designs, such as speed, robustness to delay variations, circuit size and design scalability.
D. J. Kinniment, Alexandre Yakovlev, Fei Xia, B. G
Added 04 Aug 2010
Updated 04 Aug 2010
Type Conference
Year 1998
Where ASYNC
Authors D. J. Kinniment, Alexandre Yakovlev, Fei Xia, B. Gao
Comments (0)