Sciweavers

MJ
2007

Using SAT-based techniques in power estimation

13 years 12 months ago
Using SAT-based techniques in power estimation
Recent algorithmic advances in Boolean satisfiability (SAT), along with highly efficient solver implementations, have enabled the successful deployment of SAT technology in a wide range of applications domains, and particularly in electronic design automation (EDA). SAT is increasingly being used as the underlying model for a number of applications in EDA. This paper describes how to formulate two problems in power estimation of CMOS combinational circuits as SAT problems or 0–1 integer linear programming (ILP). In these circuits, it was proven that maximizing dissipation is equivalent to maximizing gate output activity, appropriately weighted to account for differing load capacitances. The first problem in this work deals with identifying an input vector pair that maximizes the weighted circuit activity. In the second application we attempt to find an estimate for the maximum power-up current in circuits where power cut-off or gating techniques are used to reduce leakage curren...
Assim Sagahyroon, Fadi A. Aloul
Added 27 Dec 2010
Updated 27 Dec 2010
Type Journal
Year 2007
Where MJ
Authors Assim Sagahyroon, Fadi A. Aloul
Comments (0)