Sciweavers

ISQED
2003
IEEE
233views Hardware» more  ISQED 2003»
14 years 4 months ago
Active Device under Bond Pad to Save I/O Layout for High-pin-count SOC
To save layout area for electrostatic discharge (ESD) protection design in the SOC era, test chip with large size NMOS devices placed under bond pads has been fabricated in 0.35-Â...
Ming-Dou Ker, Jeng-Jie Peng, Hsin-Chin Jiang