Sciweavers

CCECE
2006
IEEE

A High-Speed Low-Power Rail-to-Rail Buffer Amplifier for LCD Application

14 years 5 months ago
A High-Speed Low-Power Rail-to-Rail Buffer Amplifier for LCD Application
A high-speed low-power rail-to-rail class-B buffer amplifier, which is suitable for liquid crystal display applications, is proposed. The summing circuit is biased by the constant current sources to applicable different supply voltages. The buffer draws little current while static but has a large driving capability while transient. The circuit achieves the large driving capability by employing simple comparators to sense the transients of the input to turn on the output stages, which are statically off in the stable state. This increases the speed of the circuit without increasing static power consumption too much. An experimental prototype output buffer implemented in a 0.35-μm CMOS technology demonstrates that the circuit can operate under a wide power supply range. Quiescent currents of 5.4 μA and 7.4 μA are measured for power supplies of 3.3 V and 8 V, respectively.
Chih-Wen Lu, Peter H. Xiao
Added 10 Jun 2010
Updated 10 Jun 2010
Type Conference
Year 2006
Where CCECE
Authors Chih-Wen Lu, Peter H. Xiao
Comments (0)