Sciweavers

ISCAS
2005
IEEE

A high performance distributed-parallel-processor architecture for 3D IIR digital filters

14 years 5 months ago
A high performance distributed-parallel-processor architecture for 3D IIR digital filters
—Real-time spatio-temporal VLSI 3D IIR digital filters may be used for imaging or beamforming applications employing 3D input signals from synchronously-sampled multi-sensor arrays. Such filters have high computational complexity and often require arithmetic throughputs of hundreds of millions of floating point operations per second, especially in the case of potential radio frequency beamforming applications. A novel high-throughput distributed parallel processor (DPP) architecture is proposed that is suitable for on-chip real-time VLSI/FPGA direct-form 3D IIR digital filter implementations. Using the proposed architecture and Matlab/Simulink and Xilinx simulation software, the design and bit-level simulation of a first-order highly-selective FPGAbased 3D IIR Frequency-planar filter circuit is reported for 3D plane-wave filtering.
Arjuna Madanayake, Leonard T. Bruton
Added 25 Jun 2010
Updated 25 Jun 2010
Type Conference
Year 2005
Where ISCAS
Authors Arjuna Madanayake, Leonard T. Bruton
Comments (0)