Sciweavers

ASAP
2002
IEEE

PAPA - Packed Arithmetic on a Prefix Adder for Multimedia Applications

14 years 4 months ago
PAPA - Packed Arithmetic on a Prefix Adder for Multimedia Applications
This paper introduces PAPA: Packed Arithmetic on a Prefix Adder, a new approach to parallel prefix adder design that supports a wide variety of packed arithmetic computations, including packed add and subtract with saturation, packed rounded average, and packed absolute difference. The approach consists of altering the prefix adder cell logic equations to take advantage of a previously unused “don’t care” state. Logical Effort is employed to assess the delay of the new adder architecture by establishing the extra effort needed to select and drive the appropriate carry signal to the requisite sum sub-word. This adder will find applications in video processors and other multimedia-orientated processor chips that implement packed arithmetic operations.
Neil Burgess
Added 14 Jul 2010
Updated 14 Jul 2010
Type Conference
Year 2002
Where ASAP
Authors Neil Burgess
Comments (0)