Sciweavers

ISQED
2000
IEEE

Probabilistic Bottom-Up RTL Power Estimation

14 years 5 months ago
Probabilistic Bottom-Up RTL Power Estimation
We address the problem of power estimation at the register-transfer level (RTL). At this level, the circuit is described in terms of a set of interconnected memory elements and combinational modules of different degrees of complexity. We propose a bottom-up approach to create a simplified high-level model of the block behavior for power estimation, which is described by a symbolic local polynomial. We use an efficient gate-level modeling based on the Polynomial Simulation method and ZBDDs. We present a set of experimental results that show a large improvement on performance and robustness when compared to previous approaches.
Ricardo Ferreira, A.-M. Trullemans, José C.
Added 31 Jul 2010
Updated 31 Jul 2010
Type Conference
Year 2000
Where ISQED
Authors Ricardo Ferreira, A.-M. Trullemans, José C. Costa, José Monteiro
Comments (0)