Sciweavers

FCCM
1998
IEEE

Scalable Network Based FPGA Accelerators for an Automatic Target Recognition Application

14 years 3 months ago
Scalable Network Based FPGA Accelerators for an Automatic Target Recognition Application
Abstract Image processing, specifically Automatic Target Recognition (ATR) in Synthetic Aperture Radar (SAR) imagery, is an application area that can require tremendous processing throughput. In this application, data comes from high bandwidth sensors, where the processing is time-critical. There is limited space and power for processing the data in the sensor platforms or in battlefield groundstations. DoD's strong push for using commercial-off-the-shelf (COTS) technology, the very high non-recurring engineering (NRE) costs for low volume ASICs, and evolving algorithms limit the feasibility of using custom special purpose hardware. In addition, a scalable system is required as the different sensor platforms have different image pixel rates and different mission requirements have different target recognition throughput needs per pixel. In this paper, we will describe an ATR algorithm implementation using FPGA accelerators. We will first describe the ATR algorithm that was implemen...
Ruth Sivilotti, Young Cho, Wen-King Su, Danny Cohe
Added 04 Aug 2010
Updated 04 Aug 2010
Type Conference
Year 1998
Where FCCM
Authors Ruth Sivilotti, Young Cho, Wen-King Su, Danny Cohen, Brian Bray
Comments (0)