Sciweavers

SAMOS
2010
Springer

Cycle-accurate performance modelling in an ultra-fast just-in-time dynamic binary translation instruction set simulator

13 years 10 months ago
Cycle-accurate performance modelling in an ultra-fast just-in-time dynamic binary translation instruction set simulator
—Instruction set simulators (ISS) are vital tools for compiler and processor architecture design space exploration and verification. State-of-the-art simulators using just-in-time (JIT) dynamic binary translation (DBT) techniques are able to simulate complex embedded processors at speeds above 500 MIPS. However, these functional ISS do not provide microarchitectural observability. In contrast, low-level cycle-accurate ISS are too slow to simulate full-scale applications, forcing developers to revert to FPGA-based simulations. In this paper we demonstrate that it is possible to run ultra-high speed cycle-accurate instruction set simulations surpassing FPGA-based simulation speeds. We extend the JIT DBT engine of our ISS and augment JIT generated code with a verified cycle-accurate processor model. Our approach can model any microarchitectural configuration, does not rely on prior profiling, instrumentation, or compilation, and works for all binaries targeting a state-of-the-art em...
Igor Böhm, Björn Franke, Nigel P. Topham
Added 30 Jan 2011
Updated 30 Jan 2011
Type Journal
Year 2010
Where SAMOS
Authors Igor Böhm, Björn Franke, Nigel P. Topham
Comments (0)