Sciweavers

ISCAS
2008
IEEE

A full-custom design of AES SubByte module with signal independent power consumption

14 years 6 months ago
A full-custom design of AES SubByte module with signal independent power consumption
—A full-custom design of AES SubByte module based on Sense Amplifier Based Logic is proposed in this paper. Power consumption of this design is independent of both value and sequence of data. Therefore this design is resistant to power analysis attack. This design is implemented using SMIC 0.18um CMOS technology. Simulation results show that it can work at the frequency of 83.3MHz, and its total area is about 0.85mm2 . This design is suitable for application in the hardware implementation of symmetric-key cryptographic devices that have high security demand.
Liang Li, Jun Han, Xiaoyang Zeng, Jia Zhao
Added 31 May 2010
Updated 31 May 2010
Type Conference
Year 2008
Where ISCAS
Authors Liang Li, Jun Han, Xiaoyang Zeng, Jia Zhao
Comments (0)