Sciweavers

ISCAS
2007
IEEE

A 10-bit 2GHz Current-Steering CMOS D/A Converter

14 years 6 months ago
A 10-bit 2GHz Current-Steering CMOS D/A Converter
- This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consists of a unit current-cell matrix for 6MSBs and another unit current-cell matrix for 4LSBs, trading off between the precision and size of the chip. The Current Mode Logic (CML) is used to ensure high speed, and a double Centro-symmetric current matrix is designed by the Q2 random walk strategy in order to ensure the linearity of the DAC. The DAC occupies 2.2×2.2 mm2 of die area, and consumes 790mw at a single 3.3V power supply.
Ling Yuan, Weining Ni, Yin Shi, Foster F. Dai
Added 04 Jun 2010
Updated 04 Jun 2010
Type Conference
Year 2007
Where ISCAS
Authors Ling Yuan, Weining Ni, Yin Shi, Foster F. Dai
Comments (0)