Sciweavers

IEEEHPCS
2010

Analytical modeling and evaluation of network-on-chip architectures

13 years 11 months ago
Analytical modeling and evaluation of network-on-chip architectures
Network-on-chip (NoC) architectures adopted for Systemon-Chip (SoC) are characterized by different trade-offs between latency, throughput, communication load, energy consumption, and silicon area requirements. Evaluating NoC architectures is usually performed using simulations which provide little insight on how different design parameters affect the actual NoC performance metrics. Analytical models that allow rapid trade-off investigations of NoC parameters and accelerate the estimation of main metrics are required. In this paper, a Network Calculus-based methodology is presented to analyze and evaluate the performance metrics such as the latency and the cost metrics such as the energy consumption of NoC-based architectures. The WK-recursive on-chip interconnect is analyzed and results are compared against those produced using simulations. The values obtained by simulations and by analysis show the same increasing/decreasing trends in the same order of magnitude.
Suboh A. Suboh, Mohamed Bakhouya, Jaafar Gaber, Ta
Added 26 Jan 2011
Updated 26 Jan 2011
Type Journal
Year 2010
Where IEEEHPCS
Authors Suboh A. Suboh, Mohamed Bakhouya, Jaafar Gaber, Tarek A. El-Ghazawi
Comments (0)