Sciweavers

TVLSI
2002

Application of instruction analysis/scheduling techniques to resource allocation of superscalar processors

13 years 11 months ago
Application of instruction analysis/scheduling techniques to resource allocation of superscalar processors
This paper presents the development of instruction analysis/scheduling CAD techniques to measure the distribution of functional unit usage and the micro operation level parallelism (MLP), which together determine the proper functional unit allocation for superscalar microprocessors, such as the x86 microprocessors. The proposed techniques fit in the early design exploration phase in which the trace or microarchitecture simulator hasn't been available yet. The techniques have been applied to analyze several popular Windows95 applications such as Word, Excel, Communicator, etc. for their MLP and distribution of functional unit usage. The results are used to evaluate the resource allocation of several existing x86 superscalar microprocessors and suggest future extension.
Ing-Jer Huang, Ping-Huei Xie
Added 23 Dec 2010
Updated 23 Dec 2010
Type Journal
Year 2002
Where TVLSI
Authors Ing-Jer Huang, Ping-Huei Xie
Comments (0)