Sciweavers

VLSID
2006
IEEE

Clockless Pipelining for Coarse Grain Datapaths

14 years 6 months ago
Clockless Pipelining for Coarse Grain Datapaths
In this paper, we present two novel synchronization approaches to support data flow in clockless designs using single-rail encoding. Both approaches are based on self-resetting stage logic in which a pipeline stage resets itself before starting the next execution cycle. As such, a stage goes through a reset and an evaluate phase to complete a single period. While in the first approach synchronization is controlled between neighboring stages, the last stage of the pipeline in the second approach controls the synchronization of all the stages in the pipeline. Concept designs of both pipelines are presented to illustrate the inner workings of self-resetting stage logic and its data-flow synchronization mechanism. Implementation results show that both pipelines can reach throughputs up to
Abdelhalim Alsharqawi, Abdel Ejnioui
Added 12 Jun 2010
Updated 12 Jun 2010
Type Conference
Year 2006
Where VLSID
Authors Abdelhalim Alsharqawi, Abdel Ejnioui
Comments (0)