Recent improvements in the memory capacity of Field Programmable Gate Arrays (FPGAs) have spurred interest in using the devices for arithmetic floating-point operations. However, adapting a program designed to run on a sequential processor to be run instead on an FPGA can be timeconsuming and difficult for anyone lacking significant experience in hardware design. In this paper we use a high-level
Kevin K. Liu, Charles B. Cameron, Antal A. Sarkady