Sciweavers

LCTRTS
2010
Springer

Compiler directed network-on-chip reliability enhancement for chip multiprocessors

13 years 9 months ago
Compiler directed network-on-chip reliability enhancement for chip multiprocessors
Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. While architecting these emerging CMPs is a challenging problem on its own, programming them is even more challenging. As the number of cores accommodated in chip multiprocessors increases, network-on-chip (NoC) type communication fabrics are expected to replace traditional point-to-point buses. Most of the prior software related work so far targeting CMPs focus on performance and power aspects. However, as technology scales, components of a CMP are being increasingly exposed to both transient and permanent hardware failures. This paper presents and evaluates a compiler-directed powerperformance aware reliability enhancement scheme for networkon-chip (NoC) based chip multiprocessors (CMPs). The proposed scheme improves on-chip communication reliability by duplicating messages traveling across CMP nodes such that, for each original message, its duplicate uses a different set of communication...
Ozcan Ozturk, Mahmut T. Kandemir, Mary Jane Irwin,
Added 14 Feb 2011
Updated 14 Feb 2011
Type Journal
Year 2010
Where LCTRTS
Authors Ozcan Ozturk, Mahmut T. Kandemir, Mary Jane Irwin, Sri Hari Krishna Narayanan
Comments (0)