Sciweavers

ITC
1996
IEEE

Detecting Delay Flaws by Very-Low-Voltage Testing

14 years 4 months ago
Detecting Delay Flaws by Very-Low-Voltage Testing
The detectability of delay flaws can be improved by testing CMOS IC's with a very low supply voltage -between 2 and 2.5 times the threshold voltage Vt of the transistors. A delay flaw is a defect that causes a local timing failure but the failure is not severe enough to cause malfunctioning. Delay flaws caused by degraded signals and gates with lower drive capability than expected are considered This paper investigates the voltage dependence of the effects of delay flaws and derives the test conditions for them.
Jonathan T.-Y. Chang, Edward J. McCluskey
Added 07 Aug 2010
Updated 07 Aug 2010
Type Conference
Year 1996
Where ITC
Authors Jonathan T.-Y. Chang, Edward J. McCluskey
Comments (0)