Sciweavers

ASPDAC
2001
ACM

An efficient solution to the storage correspondence problem for large sequential circuits

14 years 4 months ago
An efficient solution to the storage correspondence problem for large sequential circuits
Abstract- Traditional state-traversal-basedmethods for verifying sequential circuits are computationally infeasible for circuits with a large number of memory elements. However, if the correspondence of the memory elements of the two circuits can be established, a difficult sequential verification problem can be transformed into an easier combinational verification problem. In this paper, we propose an approach that combines two complementary simulation-based methods forfast and accurate storage correspondence. Experiments on the large ISCASS9 benchmark circuitsdemonstratethe superiority.
Wanlin Cao, D. M. H. Walker, Rajarshi Mukherjee
Added 23 Aug 2010
Updated 23 Aug 2010
Type Conference
Year 2001
Where ASPDAC
Authors Wanlin Cao, D. M. H. Walker, Rajarshi Mukherjee
Comments (0)