Sciweavers

ISCAS
2006
IEEE

FPGA-based architecture for real-time IP video and image compression

14 years 5 months ago
FPGA-based architecture for real-time IP video and image compression
–Three-dimensional imaging applications require high resolution images that finally result in high data volumes. Due to bandwidth and storage restrictions, an efficient and robust compression scheme must be developed in order to overcome these limitations. This work presents a hardware implementation of a real-time disparity estimation scheme targeted but not limited to Integral Photography (IP) 3D imaging applications. The proposed system demonstrates an efficient architecture which copes with the increased bandwidth demands that 3D imaging technology requires. Moreover, the system can successfully process high resolution IP video sequences in real-time.
Dimitris Maroulis, Nikos Sgouros, Dionisis Chaikal
Added 12 Jun 2010
Updated 12 Jun 2010
Type Conference
Year 2006
Where ISCAS
Authors Dimitris Maroulis, Nikos Sgouros, Dionisis Chaikalis
Comments (0)