Sciweavers

ASPDAC
2009
ACM

Frequent value compression in packet-based NoC architectures

13 years 10 months ago
Frequent value compression in packet-based NoC architectures
The proliferation of Chip Multiprocessors (CMPs) has led to the integration of large on-chip caches. For scalability reasons, a large on-chip cache is often divided into smaller banks that are interconnected through packet-based Network-on-Chip (NoC). With increasing number of cores and cache banks integrated on a single die, the on-chip network introduces significant communication latency and power consumption. In this paper, we propose a novel scheme that exploits Frequent Value compression to optimize the power and performance of NoC. Our experimental results show that the proposed scheme reduces the router power by up to 16.7%, with CPI reduction as much as 23.5% in our setting. Comparing to the recent zero pattern compression scheme, the frequent value scheme saves up to
Ping Zhou, Bo Zhao, Yu Du, Yi Xu, Youtao Zhang, Ju
Added 16 Feb 2011
Updated 16 Feb 2011
Type Journal
Year 2009
Where ASPDAC
Authors Ping Zhou, Bo Zhao, Yu Du, Yi Xu, Youtao Zhang, Jun Yang 0002, Li Zhao
Comments (0)