Sciweavers

ASE
2010

Generating a checking sequence with a minimum number of reset transitions

14 years 21 days ago
Generating a checking sequence with a minimum number of reset transitions
Given a finite state machine M, a checking sequence is an input sequence that is guaranteed to lead to a failure if the implementation under test is faulty and has no more states than M. There has been much interest in the automated generation of a short checking sequence from a finite state machine. However, such sequences can contain reset transitions whose use can adversely affect both the cost of applying the checking sequence and the effectiveness of the checking sequence. Thus, we sometimes want a checking sequence with a minimum number of reset transitions rather than a shortest checking sequence. This paper describes a new algorithm for generating a checking sequence, based on a distinguishing sequence, that minimises the number of reset transitions used. Keywords Finite state machine
Robert M. Hierons, Hasan Ural
Added 08 Dec 2010
Updated 08 Dec 2010
Type Journal
Year 2010
Where ASE
Authors Robert M. Hierons, Hasan Ural
Comments (0)