Sciweavers

EH
2004
IEEE

Swarm Intelligence for Digital Circuits Implementation on Field Programmable Gate Arrays Platforms

14 years 4 months ago
Swarm Intelligence for Digital Circuits Implementation on Field Programmable Gate Arrays Platforms
Field programmable gate arrays (FPGAs) are becoming increasingly important implementation platforms for digital circuits. One of the necessary requirements to effectively utilize the FPGA's resources is an efficient placement and routing mechanism. This paper presents an optimization technique based on swarm intelligence for FPGA placement and routing. Mentor graphics technology mapping netlist file is used to generate initial FPGA placements and routings which are then optimized by particle swarm optimization (PSO). Results for the implementation of a binary coded decimal bidirectional counter and an arithmetic logic unit on a Xilinx FPGA show that PSO is a potential technique for solving the placement and routing problem.
Ganesh K. Venayagamoorthy, Venu G. Gudise
Added 20 Aug 2010
Updated 20 Aug 2010
Type Conference
Year 2004
Where EH
Authors Ganesh K. Venayagamoorthy, Venu G. Gudise
Comments (0)