Sciweavers

DSN
2004
IEEE

Tolerating Hard Faults in Microprocessor Array Structures

14 years 2 months ago
Tolerating Hard Faults in Microprocessor Array Structures
In this paper, we present a hardware technique, called Self-Repairing Array Structures (SRAS), for masking hard faults in microprocessor array structures, such as the reorder buffer and branch history table. SRAS masks errors that could otherwise lead to slow system recoveries. To detect row errors, every write to a row is mirrored to a dedicated "check row." We then read out both the written row and check row and compare their results. To correct errors, SRAS maps out faulty array rows with a level of indirection.
Fred A. Bower, Paul G. Shealy, Sule Ozev, Daniel J
Added 20 Aug 2010
Updated 20 Aug 2010
Type Conference
Year 2004
Where DSN
Authors Fred A. Bower, Paul G. Shealy, Sule Ozev, Daniel J. Sorin
Comments (0)