Sciweavers

142 search results - page 1 / 29
» High Performance Pipelined Process Migration with RDMA
Sort
View
CCGRID
2011
IEEE
12 years 11 months ago
High Performance Pipelined Process Migration with RDMA
—Coordinated Checkpoint/Restart (C/R) is a widely deployed strategy to achieve fault-tolerance. However, C/R by itself is not capable enough to meet the demands of upcoming exasc...
Xiangyong Ouyang, Raghunath Rajachandrasekar, Xavi...
CLUSTER
2007
IEEE
14 years 1 months ago
High performance virtual machine migration with RDMA over modern interconnects
— One of the most useful features provided by virtual machine (VM) technologies is the ability to migrate running OS instances across distinct physical nodes. As a basis for many...
Wei Huang, Qi Gao, Jiuxing Liu, Dhabaleswar K. Pan...
ICPPW
2002
IEEE
14 years 13 days ago
SNOW: Software Systems for Process Migration in High-Performance, Heterogeneous Distributed Environments
This paper reports our experiences on the Scalable Network Of Workstation (SNOW) project, which implements a novel methodology to support user-level process migration for traditio...
Kasidit Chanchio, Xian-He Sun
PCM
2004
Springer
149views Multimedia» more  PCM 2004»
14 years 25 days ago
High-Performance Motion-JPEG2000 Encoder Using Overlapped Block Transferring and Pipelined Processing
This paper presents effective DSP implementation strategies for real-time JPEG2000 encoder system, an overlapped block transferring (OBT) for DWT and a pipelined processing of pas...
Byeong-Doo Choi, Min-Cheol Hwang, Ju-Hun Nam, Kyun...
FCCM
2005
IEEE
111views VLSI» more  FCCM 2005»
14 years 1 months ago
A High-Performance Asynchronous FPGA: Test Results
We report test results from a prototype asynchronous FPGA (AFPGA) implemented in TSMC’s 0.18μm CMOS process. The AFPGA uses SRAM-based configuration bits with pipelined logic ...
David Fang, John Teifel, Rajit Manohar