Sciweavers

ISCAS
2002
IEEE

Latchup current self-stop circuit for whole-chip latchup prevention in bulk CMOS integrated circuits

14 years 5 months ago
Latchup current self-stop circuit for whole-chip latchup prevention in bulk CMOS integrated circuits
A latchup current self-stop methodology and circuit design, which are used to prevent damage in the bulk CMOS integrated circuits due to latchup, are proposed in this paper. In a bulk CMOS chip, the core circuit blocks are always latchup sensitive due to a low holding voltage of the parasitic SCR path. The proposed latchup prevention methodology and circuit design can detect and stop the occurrence of latchup without any process modification or extra fabrication cost. It is suitable for whole-chip latchup prevention of bulk CMOS integrated circuits. This proposed latchup current self-stop methodology and circuit have been verified in a 0.5-µm 1P3M bulk CMOS process.
Jeng-Jie Peng, Ming-Dou Ker, Hsin-Chin Jiang
Added 15 Jul 2010
Updated 15 Jul 2010
Type Conference
Year 2002
Where ISCAS
Authors Jeng-Jie Peng, Ming-Dou Ker, Hsin-Chin Jiang
Comments (0)