Sciweavers

CODES
1998
IEEE

Software timing analysis using HW/SW cosimulation and instruction set simulator

14 years 4 months ago
Software timing analysis using HW/SW cosimulation and instruction set simulator
Timing analysis for checking satisfaction of constraints is a crucial problem in real-time system design. In some current approaches, the delay of software modules is precalculated by a software performance estimation method, which is not accurate enough for hard real-time systems and complicated designs. In this paper, we present an approach to integrate a clock-cycle-accurate instruction set simulator (ISS) with a fast event-based system simulator. By using the ISS, the delay of events can be measured instead of estimated. An interprocess communication architecture and a simple protocol are designed to meet the requirement of robustness and flexibility. A cached refinement scheme is presented to improve the performance at the expense of accuracy. The scheme is especially effective for applications in which the delay of basic blocks is approximately data-independent. We also discuss the implementation issues by using the Ptolemy simulation environment and the ST20 simulator as an exa...
Jie Liu, Marcello Lajolo, Alberto L. Sangiovanni-V
Added 04 Aug 2010
Updated 04 Aug 2010
Type Conference
Year 1998
Where CODES
Authors Jie Liu, Marcello Lajolo, Alberto L. Sangiovanni-Vincentelli
Comments (0)