Sciweavers

ARITH
1997
IEEE

SRT Division Architectures and Implementations

14 years 3 months ago
SRT Division Architectures and Implementations
SRT dividers are common in modern floating point units. Higher division performance is achieved by retiring more quotient bits in each cycle. Previous research has shown that realistic stages are limited to radix-2 and radix-4. Higher radix dividers are therefore formed by a combination of low-radix stages. In this paper, we present an analysis of the effects of radix-2 and radix-4 SRT divider architectures and circuit families on divider area and performance. We show the performance and area results for a wide variety of divider architectures and implementations. We conclude that divider performance is only weakly sensitive to reasonable choices of architecture but significantly improved by aggressive circuit techniques.
David L. Harris, Stuart F. Oberman, Mark Horowitz
Added 05 Aug 2010
Updated 05 Aug 2010
Type Conference
Year 1997
Where ARITH
Authors David L. Harris, Stuart F. Oberman, Mark Horowitz
Comments (0)