Sciweavers

FPGA
1997
ACM

Architectural and Physical Design Challenges for One-Million Gate FPGAs and Beyond

14 years 4 months ago
Architectural and Physical Design Challenges for One-Million Gate FPGAs and Beyond
Process technology advances tell us that the one-million gate Field-Programmable Gate Array (FPGA) will soon be here, and larger devices shortly after that. We feel that current architectures will not extend directly to this scale because: they do not handle routing delays effectively; they require excessive compile/place/route times; and because they do not exploit new opportunities presented by the increase in available transistors and wiring. In this paper we describe several challenges that will need to be solved for these large-scale FPGAs to realize their full potential.
Jonathan Rose, Dwight D. Hill
Added 07 Aug 2010
Updated 07 Aug 2010
Type Conference
Year 1997
Where FPGA
Authors Jonathan Rose, Dwight D. Hill
Comments (0)