Sciweavers

ISSS
1995
IEEE

Multiple-process behavioral synthesis for mixed hardware-software systems

14 years 3 months ago
Multiple-process behavioral synthesis for mixed hardware-software systems
Systems composed of microprocessors interacting with ASICs are necessarily multiple-process systems, since the controller in the microprocessor is separate from any controllers on the ASIC. For this reason, the design of such systems offers an opportunity to exploit not only hardware-software trade-offs, but concurrency trade-offs as well. The paper describes an automated iterativeimprovement technique for performing concurrency optimization and hardware-software trade-offs simultaneously. Experimental results illustrate that addressing these two issues simultaneously enables us to identify a number of interesting cost/performance points that would not have been found otherwise.
Jay K. Adams, Donald E. Thomas
Added 26 Aug 2010
Updated 26 Aug 2010
Type Conference
Year 1995
Where ISSS
Authors Jay K. Adams, Donald E. Thomas
Comments (0)