Sciweavers

DAC
2005
ACM

Keeping hot chips cool

14 years 1 months ago
Keeping hot chips cool
With 90nm CMOS in production and 65nm testing in progress, power has been pushed to the forefront of design metrics. This paper will outline practical techniques that are used to reduce both leakage as well as active power in a standard-cell library based high-performance design flow. We will discuss the design and cost issues for using different power saving techniques such as: power gating to reduce leakage, multiple and hybrid threshold libraries for leakage reduction and multiple supply voltage based design. In addition techniques to reduce clock tree power will be presented as power consumed in clocks accounts for a significant portion of total chip power. Practical aspects of implementing these techniques will also be discussed. Categories and Subject Descriptors B.7.2 [Hardware]: Integrated Circuits – Design Aids. General Terms Algorithms, Performance, Design. Keywords Low power, High-Performance, VLSI Design.
Ruchir Puri, Leon Stok, Subhrajit Bhattacharya
Added 13 Oct 2010
Updated 13 Oct 2010
Type Conference
Year 2005
Where DAC
Authors Ruchir Puri, Leon Stok, Subhrajit Bhattacharya
Comments (0)