Sciweavers
Explore
Publications
Books
Software
Tutorials
Presentations
Lectures Notes
Datasets
Labs
Conferences
Community
Upcoming
Conferences
Top Ranked Papers
Most Viewed Conferences
Conferences by Acronym
Conferences by Subject
Conferences by Year
Tools
Sci2ools
International Keyboard
Graphical Social Symbols
CSS3 Style Generator
OCR
Web Page to Image
Web Page to PDF
Merge PDF
Split PDF
Latex Equation Editor
Extract Images from PDF
Convert JPEG to PS
Convert Latex to Word
Convert Word to PDF
Image Converter
PDF Converter
Community
Sciweavers
About
Terms of Use
Privacy Policy
Cookies
Free Online Productivity Tools
i2Speak
i2Symbol
i2OCR
iTex2Img
iWeb2Print
iWeb2Shot
i2Type
iPdf2Split
iPdf2Merge
i2Bopomofo
i2Arabic
i2Style
i2Image
i2PDF
iLatex2Rtf
Sci2ools
18
click to vote
IEICET
2006
favorite
Email
discuss
report
72
views
more
IEICET 2006
»
A CMOS Clock and Data Recovery Circuit with a Half-Rate Three-State Phase Detector
13 years 10 months ago
Download
www.ee.nchu.edu.tw
Ching-Yuan Yang, Yu Lee, Cheng-Hsing Lee
Real-time Traffic
IEICET 2006
|
claim paper
Related Content
»
Design of HalfRate Clock and Data Recovery Circuits for Optical Communication Systems
»
Clock and data recovery with adaptive loop gain for spread spectrum SerDes applications
more »
Post Info
More Details (n/a)
Added
12 Dec 2010
Updated
12 Dec 2010
Type
Journal
Year
2006
Where
IEICET
Authors
Ching-Yuan Yang, Yu Lee, Cheng-Hsing Lee
Comments
(0)
Researcher Info
IEICET 2006 Study Group
Computer Vision