Sciweavers

ISQED
2010
IEEE

A 2-port 6T SRAM bitcell design with multi-port capabilities at reduced area overhead

13 years 10 months ago
A 2-port 6T SRAM bitcell design with multi-port capabilities at reduced area overhead
Low power, minimum transistor count and fast access static random access memory (SRAM) is essential for embedded multimedia and communication applications realized using system on a chip (SoC) technology. Hence, simultaneous or parallel read/write (R/W) access multi-port SRAM bitcells are widely employed in such embedded systems. In this paper, we present a 2-port 6T SRAM bitcell with multi-port capabilities and a reduced area overhead compared to existing 2-port 7-transistor (7T) and 8T SRAM bitcells. The proposed 2-port bitcell has six transistors (6T) and single-ended read and write bitlines (RBL/WBL). We compare the stability, simultaneous read/write disturbance, SNM sensitivity and misread current from the read bitline with the 7T and 8T bitcells. The static noise margin (SNM) of the 6T bitcells around the write disturbed bitcell is 53% to 61% higher than that of the 7T bitcell. The average active power dissipation under the different read/write operations of the 6T bitcells is 2...
Jawar Singh, Dilip S. Aswar, Saraju P. Mohanty, Dh
Added 28 Jan 2011
Updated 28 Jan 2011
Type Journal
Year 2010
Where ISQED
Authors Jawar Singh, Dilip S. Aswar, Saraju P. Mohanty, Dhiraj K. Pradhan
Comments (0)