Sciweavers

AHS
2007
IEEE

A Low Power Implementation of H.264 Adaptive Deblocking Filter Algorithm

14 years 6 months ago
A Low Power Implementation of H.264 Adaptive Deblocking Filter Algorithm
In this paper, we present a low power implementation of H.264 adaptive deblocking filter (DBF) algorithm on ARM Versatile / PB926EJ-S Development Board. The DBF hardware is implemented using Verilog HDL. An AHB bus interface is designed and integrated into DBF hardware in order to communicate with ARM processor and SRAM through AHB bus. An efficient memory hierarchy and data transfer scheme is also implemented. The DBF hardware implementation works at 72 MHz in a Xilinx Virtex II FPGA and it can code 30 CIF frames (352x288) per second. The power consumption of DBF hardware is analyzed and up to 13% power savings is achieved by applying clock gating and glitch reduction techniques to DBF datapath.
Mustafa Parlak, Ilker Hamzaoglu
Added 02 Jun 2010
Updated 02 Jun 2010
Type Conference
Year 2007
Where AHS
Authors Mustafa Parlak, Ilker Hamzaoglu
Comments (0)