Sciweavers

DATE
2009
IEEE

On-chip communication architecture exploration for processor-pool-based MPSoC

14 years 7 months ago
On-chip communication architecture exploration for processor-pool-based MPSoC
— MPSoC is evolving towards processor-pool (PP)-based architectures, which employ hierarchical on-chip network for inter- and intra-PP communication. Since the design space of PPbased MPSoC is extremely wide, application-specific optimization of on-chip communication is a nontrivial task. This paper presents a systematic methodology for on-chip network design of PP-based MPSoC. The proposed approach allows independent configurations of PPs, which leads to efficient solutions than previous work. Since time-consuming simulation is inevitable to evaluate complicated on-chip network during exploration, we do early pruning of design space by a bandwidth analysis technique that considers task execution dependencies. Our approach yields the Pareto-optimal solutions between clock frequency and area requirements. The experiments show that the proposed technique finds more efficient architectures compared with the previous approaches.
Young-Pyo Joo, Sungchan Kim, Soonhoi Ha
Added 20 May 2010
Updated 20 May 2010
Type Conference
Year 2009
Where DATE
Authors Young-Pyo Joo, Sungchan Kim, Soonhoi Ha
Comments (0)