Sciweavers

ICCD
2002
IEEE

Combining Dual-Supply, Dual-Threshold and Transistor Sizing for Power Reduction

14 years 8 months ago
Combining Dual-Supply, Dual-Threshold and Transistor Sizing for Power Reduction
Multiple supply voltages, multiple transistor thresholds and transistor sizing could be used to reduce the power dissipation of digital blocks. This paper presents a framework for evaluating the effectiveness of each of these approaches independently and in conjunction with each other. Results show the advantages of multiple supply, transistor sizing, and multiple threshold can be compounded to maximize power reduction. The order of application of these techniques determines the final savings in active and leakage power.
Stephanie Augsburger, Borivoje Nikolic
Added 16 Mar 2010
Updated 16 Mar 2010
Type Conference
Year 2002
Where ICCD
Authors Stephanie Augsburger, Borivoje Nikolic
Comments (0)