Sciweavers

ICCD
2007
IEEE

Exploring DRAM cache architectures for CMP server platforms

14 years 8 months ago
Exploring DRAM cache architectures for CMP server platforms
As dual-core and quad-core processors arrive in the marketplace, the momentum behind CMP architectures continues to grow strong. As more and more cores/threads are placed on-die, the pressure on the memory subsystem is rapidly increasing. To address this issue, we explore DRAM cache architectures for CMP platforms. In this paper, we investigate the impact of introducing a low latency, large capacity and high bandwidth DRAM-based cache between the last level SRAM cache and memory subsystem. We first show the potential benefits of large DRAM caches for key commercial server workloads. As the primary hurdle to achieving these benefits with DRAM caches is the tag space overheads associated with them, we identify the most efficient DRAM cache organization and investigate various options. Our results show that the combination of 8-bit partial tags and 2-way sectoring achieves the highest performance (20% to 70%) with the lowest tag space ( 25%) overhead.
Li Zhao, Ravi R. Iyer, Ramesh Illikkal, Donald New
Added 15 Mar 2010
Updated 15 Mar 2010
Type Conference
Year 2007
Where ICCD
Authors Li Zhao, Ravi R. Iyer, Ramesh Illikkal, Donald Newell
Comments (0)