Sciweavers

ASYNC
2007
IEEE

Formal Verification of CHP Specifications with CADP Illustration on an Asynchronous Network-on-Chip

14 years 4 months ago
Formal Verification of CHP Specifications with CADP Illustration on an Asynchronous Network-on-Chip
Few formal verification techniques are currently available for asynchronous designs. In this paper, we describe a new approach for the formal verification of asynchronous architectures described in the high-level language CHP, by using model checking techniques provided by the CADP toolbox. Our proposal is based on an automatic translation from CHP into LOTOS, the process algebra used in CADP. A translator has been implemented, which handles full CHP including the specific probe operator. The CADP toolbox capabilities allow the designer to verify properties such as deadlock-freedom or protocol correctness on substantial systems. Our approach has been successfully applied to formally verify two complex designs. In this paper, we illustrate our technique on an asynchronous Network-on-Chip architecture. Its formal verification highlights the need to carefully design systems exhibiting nondeterministic behavior.
Gwen Salaün, Wendelin Serwe, Yvain Thonnart,
Added 12 Aug 2010
Updated 12 Aug 2010
Type Conference
Year 2007
Where ASYNC
Authors Gwen Salaün, Wendelin Serwe, Yvain Thonnart, Pascal Vivet
Comments (0)