Sciweavers

ISVLSI
2005
IEEE

A High Performance Hybrid Wave-Pipelined Multiplier

14 years 5 months ago
A High Performance Hybrid Wave-Pipelined Multiplier
The clock period in conventional pipeline scheme is proportional to the maximum delay while in hybrid wave-pipelining it is proportional to the maximum delay difference. An 8×8-bit hybrid wave-pipeline multiplier using carry-save adder technique is described. The multiplier has been designed using TSMC 180nm. The basic cells in multiplier are designed to have small propagation delay and delay variation. The hybrid wave-pipelined multiplier is able to achieve 2.86 billion multiplications per second.
Suryanarayana Tatapudi, José G. Delgado-Fri
Added 25 Jun 2010
Updated 25 Jun 2010
Type Conference
Year 2005
Where ISVLSI
Authors Suryanarayana Tatapudi, José G. Delgado-Frias
Comments (0)