Sciweavers

MJ
2006

Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices

13 years 11 months ago
Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices
As technology feature size is reduced, ESD becomes the dominant failure mode due to lower gate oxide breakdown voltage. In this paper, the effectiveness of new gate and substrate triggering techniques has been investigated to lower the trigger voltage of the LVTSCR and MOSFET based ESD protection circuits using 2D simulations and HBM/TLP measurements. The simulation results show that the using these techniques reduces the ESD triggering voltage by 63 and 44% for MOSFET-based and LVTSCR-based ESD structures, respectively, under 2 kV HBM ESD stress. The effectiveness of proposed gate and substrate triggering techniques is also confirmed by the HBM and TLP measurements. q 2005 Elsevier Ltd. All rights reserved.
Oleg Semenov, H. Sarbishaei, Valery Axelrad, Manoj
Added 14 Dec 2010
Updated 14 Dec 2010
Type Journal
Year 2006
Where MJ
Authors Oleg Semenov, H. Sarbishaei, Valery Axelrad, Manoj Sachdev
Comments (0)