Sciweavers

ITC
2003
IEEE

Novel Transient Fault Hardened Static Latch

14 years 5 months ago
Novel Transient Fault Hardened Static Latch
In this paper we analyze the effects of transient faults (TFs) affecting the internal nodes of conventional latch structures and we propose a new latch design which allows to tolerate such faults. In particular, we show that standard latches using back-to-back inverters for their positive feedback are very susceptible to glitches on their internal nodes. We propose a new latch that is hardened with respect to transient faults on the internal nodes and that provides lower power-delay product than classical implementations and alternate hardened solutions, while featuring a comparable or lower area overhead.
Martin Omaña, Daniele Rossi, Cecilia Metra
Added 04 Jul 2010
Updated 04 Jul 2010
Type Conference
Year 2003
Where ITC
Authors Martin Omaña, Daniele Rossi, Cecilia Metra
Comments (0)