Sciweavers

VTS
2005
IEEE

SRAM Retention Testing: Zero Incremental Time Integration with March Algorithms

14 years 5 months ago
SRAM Retention Testing: Zero Incremental Time Integration with March Algorithms
Testing data retention faults (DRFs), particularly in integrated systems on chip comprised of very large number of various sizes and types of embedded SRAMs is challenging and typically time-consuming due to the required pause time that needs to be introduced in the test session. This paper proposes a novel technique, referred to as Pre-Discharge Write Test Mode (PDWTM), that effectively integrates the testing of DRF within “regular” March algorithms such that the rate (speed) of the latter remains unaltered. That is, the PDWTM enables DRF testing without incurring the additional cycles or pauses in the March test execution thereby enabling additional coverage at no expense in terms of overall test time. We show that DRFs can be easily detected by pre-discharging bit lines before a write operation. Here, the PDWTM is evaluated using both high-speed and low power memory cells, representing two extreme cases based on the typical memory design methodologies [21].
Baosheng Wang, Yuejian Wu, Josh Yang, André
Added 25 Jun 2010
Updated 25 Jun 2010
Type Conference
Year 2005
Where VTS
Authors Baosheng Wang, Yuejian Wu, Josh Yang, André Ivanov, Yervant Zorian
Comments (0)