Sciweavers

APCCAS
2006
IEEE

Asynchronous Design Methodology for an Efficient Implementation of Low power ALU

14 years 5 months ago
Asynchronous Design Methodology for an Efficient Implementation of Low power ALU
— We present a design technique for implementing asynchronous ALUs with CMOS domino logic and delay insensitive dual rail four-phase logic. It ensures economy in silicon area and potentially for low power consumption. The design has been described and implemented to achieve high performance in comparison with the synchronous and available asynchronous design. The experimental result shows significant reduction in the number of transistors as well as delay.
P. Manikandan, B. D. Liu, L. Y. Chiou, G. Sundar,
Added 10 Jun 2010
Updated 10 Jun 2010
Type Conference
Year 2006
Where APCCAS
Authors P. Manikandan, B. D. Liu, L. Y. Chiou, G. Sundar, C. R. Mandal
Comments (0)