Sciweavers

ISCAS
2006
IEEE

Decoders for low-density parity-check convolutional codes with large memory

14 years 6 months ago
Decoders for low-density parity-check convolutional codes with large memory
— Low-density parity-check convolutional codes offer the same good error-correcting performance as low-density parity-check block codes while having the ability to encode and decode arbitrary lengths of data. This makes these codes well suited to certain applications, such as forward error control on packet switching networks. In this paper we propose a decoder architecture for low-density parity-check convolutional codes with very large memories. These codes have very good error correcting properties and as such may be applicable in space and satellite communication systems. We discuss a realization of this architecture implemented on a field-programmable gate array.
Stephen Bates, L. Gunthorpe, Ali Emre Pusane, Zhen
Added 12 Jun 2010
Updated 12 Jun 2010
Type Conference
Year 2006
Where ISCAS
Authors Stephen Bates, L. Gunthorpe, Ali Emre Pusane, Zhengang Chen, Kamil Sh. Zigangirov, Daniel J. Costello Jr.
Comments (0)