In this work a new test structure for mismatch characterization of CMOS technologies is presented. The test structure is modular, with a reduced area and it can be inserted in the space between the dies (scribe lines) on the wafers. The test structure has been implemented in a standard 0.18-µm digital CMOS technology.
Massimo Conti, Paolo Crippa, Francesco Fedecostunt